

#### EECS 252 Graduate Computer Architecture

#### Lec 5 – Projects + Prerequisite Quiz

David Patterson Electrical Engineering and Computer Sciences University of California, Berkeley

http://www.eecs.berkeley.edu/~pattrsn http://www-inst.eecs.berkeley.edu/~cs252

#### Review from last lecture #1/3: The Cache Design Space



#### Review from last lecture #2/3: Caches

- The Principle of Locality:
  - Program access a relatively small portion of the address space at any instant of time.
    - » Temporal Locality: Locality in Time
    - » Spatial Locality: Locality in Space
- Three Major Categories of Cache Misses:
  - <u>Compulsory Misses</u>: sad facts of life. Example: cold start misses.
  - <u>Capacity Misses</u>: increase cache size
  - <u>Conflict Misses</u>: increase cache size and/or associativity. Nightmare Scenario: ping pong effect!
- Write Policy: <u>Write Through</u> vs. <u>Write Back</u>
- Today CPU time is a function of (ops, cache misses) vs. just f(ops): affects Compilers, Data structures, and Algorithms

#### Review from last lecture #3/3: TLB, Virtual Memory

- Page tables map virtual address to physical address
- TLBs are important for fast translation
- TLB misses are significant in processor performance

   funny times, as most systems can't access all of 2nd level cache without TLB misses!
- Caches, TLBs, Virtual Memory all understood by examining how they deal with 4 questions:
   1) Where can block be placed?
  - 2) How is block found?
  - 3) What block is replaced on miss?
  - 4) How are writes handled?

2/1/2006

 Today VM allows many processes to share single memory without having to swap all processes to disk; today VM protection is more important than memory hierarchy benefits, but computers insecure

#### **Problems with Sea Change**

- 1. Algorithms, Programming Languages, Compilers, Operating Systems, Architectures, Libraries, ... not ready for 1000 CPUs / chip
- 2. Software people don't start working hard until hardware arrives
  - 3 months after HW arrives, SW people list everything that must be fixed, then we all wait 4 years for next iteration of HW/SW
- 3. How get 1000 CPU systems in hands of researchers to innovate in timely fashion on in algorithms, compilers, languages, OS, architectures, ... ?
- 4. Skip the waiting years between HW/SW iterations?

CS252-s06, Lec 05-projects + prereg

#### Build Academic MPP from FPGAs

- As ~ 25 CPUs fit in Field Programmable Gate Array, 1000-CPU system from ~ 40 FPGAs?
  - 16 32-bit simple "soft core" RISC at 150MHz in 2004 (Virtex-II)
  - FPGA generations every 1.5 yrs; ~2X CPUs, ~1.2X clock rate
- HW research community does logic design ("gate shareware") to create out-of-the-box, MPP
  - E.g., 1000 processor, standard ISA binary-compatible, 64-bit, cache-coherent supercomputer @ 200 MHz/CPU in 2007
  - RAMPants: Arvind (MIT), Krste Asanovíc (MIT), Derek Chiou (Texas), James Hoe (CMU), Christos Kozyrakis (Stanford), Shih-Lien Lu (Intel), Mark Oskin (Washington), David Patterson (Berkeley, Co-PI), Jan Rabaey (Berkeley), and John Wawrzynek (Berkeley, PI)
- "Research Accelerator for Multiple Processors"

```
2/1/2006
```

CS252-s06, Lec 05-projects + prereq

#### 6

# Characteristics of Ideal Academic CS Research Supercomputer?



5

- Scale Hard problems at 1000 CPUs
- Cheap 2006 funding of academic research
- Cheap to operate, Small, Low Power \$ again
- Community share SW, training, ideas, ...
- Simplifies debugging high SW churn rate
- Reconfigurable test many parameters, imitate many ISAs, many organizations, ...
- Credible results translate to real computers
- Performance run real OS and full apps, results overnight

#### Why RAMP Good for <u>Research MPP</u>?

|                                   | SMP                     | Cluster                 | Simulate                 | RAMP                     |
|-----------------------------------|-------------------------|-------------------------|--------------------------|--------------------------|
| Scalability (1k CPUs)             | С                       | Α                       | Α                        | A                        |
| Cost (1k CPUs)                    | F (\$40M)               | C (\$2-3M)              | A+ (\$0M)                | A (\$0.1-0.2M)           |
| Cost of ownership                 | Α                       | D                       | Α                        | A                        |
| Power/Space<br>(kilowatts, racks) | D (120 kw, 12<br>racks) | D (120 kw,<br>12 racks) | A+ (.1 kw,<br>0.1 racks) | A (1.5 kw,<br>0.3 racks) |
| Community                         | D                       | A                       | Α                        | A                        |
| Observability                     | D                       | С                       | A+                       | A+                       |
| Reproducibility                   | В                       | D                       | A+                       | A+                       |
| Reconfigurability                 | D                       | С                       | A+                       | A+                       |
| Credibility                       | A+                      | A+                      | F                        | A                        |
| Perform. (clock)                  | A (2 GHz)               | A (3 GHz)               | F (0 GHz)                | C (0.12 GHz)             |
| GPA 2/1/2006                      | CS252-s06, Le           | c 05-projects + pr      | ereq B                   | A-                       |

2/1/2006

# Ø

#### **RAMP 1 Hardware**

- Completed Dec. 2004 (14x17 inch 22-layer PCB)
- Module:
  - 5 Virtex II FPGAs, 18 banks DDR2-400 memory, 20 10GigE conn.
  - Administration/ maintenance ports:
    - » 10/100 Enet
    - » HDMI/DVI
    - » USB
  - ~\$4K in Bill of Materials (w/o FPGAs or DRAM)



BEE2: Berkeley Emulation Engine 2 By John Wawrzynek and Bob Brodersen with students Chen Chang and Pierre Droz

2/1/2006

CS252-s06, Lec 05-projects + prereq

## **Quick Sanity Check**

- BEE2 uses old FPGAs (Virtex II), 4 banks DDR2-400/cpu
- 16 32-bit Microblazes per Virtex II FPGA, 0.75 MB memory for caches
  - 32 KB direct mapped lcache, 16 KB direct mapped Dcache
- Assume 150 MHz, CPI is 1.5 (4-stage pipe)
  - I\$ Miss rate is 0.5% for SPECint2000
  - D\$ Miss rate is 2.8% for SPECint2000, 40% Loads/stores
- BW need/CPU = 150/1.5\*4B\*(0.5% + 40%\*2.8%) = 6.4 MB/sec
- BW need/FPGA = 16\*6.4 = 100 MB/s
- Memory BW/FPGA = 4\*200 MHz\*2\*8B = 12,800 MB/s
- Plenty of room for tracing, ...

# **Multiple Module RAMP 1 Systems**



- 8 compute modules (plus power supplies) i FPGA
   8U rack mount chassis
   MGT link
   LVCMOS link
- 2U single module tray for developers
- Many topologies possible
- Disk storage: via disk emulator + Network Attached Storage

```
2/1/2006
```

CS252-s06, Lec 05-projects + prereq



10

#### **RAMP** Development Plan

- 1. Distribute systems internally for RAMP 1 development
  - Xilinx agreed to pay for production of a set of modules for initial contributing developers and first full RAMP system
  - Others could be available if can recover costs
- 2. Release publicly available out-of-the-box MPP emulator
  - Based on standard ISA (IBM Power, Sun SPARC, ...) for binary compatibility
  - Complete OS/libraries
  - Locally modify RAMP as desired
- 3. Design next generation platform for RAMP 2
  - Base on 65nm FPGAs (2 generations later than Virtex-II)
  - Pending results from RAMP 1, Xilinx will cover hardware costs for initial set of RAMP 2 machines
  - Find 3rd party to build and distribute systems (at *near-cost*), open source RAMP gateware and software
  - Hope RAMP 3, 4, ... self-sustaining
- NSF/CRI proposal pending to help support effort
  - 2 full-time staff (one HW/gateware, one OS/software)
  - Look for grad student support at 6 RAMP universities from industrial donations

11



#### **RAMP Milestones**

| Name          | Goal           | Target   | CPUs                          | Details                          |
|---------------|----------------|----------|-------------------------------|----------------------------------|
| Red<br>(S.U.) | Get<br>Started | 1Q06     | 8 PowerPC<br>32b hard cores   | Transactional<br>memory SMP      |
| Blue<br>(Cal) | Scale          | 3Q06     | 1024 32b soft<br>(Microblaze) | Cluster, MPI                     |
| White<br>1.0  | Features       | 2Q06?    | 64 hard PPC                   | Cache coherent, shared address,  |
| 2.0           |                | 3Q06?    | 128? soft 32b                 | deterministic,<br>debua/monitor. |
| 3.0           |                | 4Q06?    | 64? soft 64b                  | commercial ISA                   |
| 4.0           |                | 1Q07?    | Multiple ISAs                 |                                  |
| 2.0           | Sell           | 2H07?    | 4X '04 FPGA                   | New '06 FPGA,                    |
| 2/1/2         | 006            | CS252-s0 | 6, Lec 05-projects + prereq   | new board                        |



#### **Gateware Design Framework**



- Insight: almost every large building block fits inside FPGA today
  - what doesn't is between chips in real design
- Supports both cycle-accurate emulation of detailed parameterized machine models and rapid functional-only emulations
- Carefully counts for Target Clock Cycles
- Units in any hardware design language (will work with Verilog, VHDL, BlueSpec, C, ...)
- RAMP Design Language (RDL) to describe plumbing to connect units in

#### **Gateware Design Framework**

- Design composed of units that send messages over channels via ports /
- Units (10,000 + gates)
  - CPU + L1 cache, DRAM controller....
- Channels (~ FIFO)
  - Lossless, point-to-point, unidirectional, in-order message delivery...



Sending Unit Channel Descor Descor

## **RAMP FAQ**



- Q: How will FPGA clock rate improve?
- A1: 1.1X to 1.3X / 18 months
  - Note that clock rate now going up slowly on desktop
- A2: Goal for RAMP is system emulation. not to be the real system
  - Hence, value accurate accounting of target clock cycles, parameterized design (Memory BW, network BW, ...), monitor, debug vs. clock rate
  - Goal is just fast enough to emulate OS, app in parallel

#### **RAMP FAQ**

- Q: What about power, cost, space in RAMP?
- A: Using very slow clock rate, very simple CPUs in a very large FPGA (RAMP blue)
  - -1.5 watts per computer
  - -\$100-\$200 per computer
  - -5 cubic inches per computer

| 2/1/2006 | CS252-s06, Lec 05-projects + prereq | 17 | 2/1/2006 | CS252-s06, Lec 05-projects + prereq |
|----------|-------------------------------------|----|----------|-------------------------------------|
|          |                                     |    |          |                                     |
|          |                                     |    |          |                                     |
|          |                                     |    |          |                                     |



- Q: But how can lots of researchers get RAMPs?
- A1: Official plan is RAMP 2.0 available for purchase at low margin from 3<sup>rd</sup> party vendor
- A2: Single board RAMP 2.0 still interesting + FPGA generation 2X CPUs/18 months
  - RAMP 2.0 two generations later than RAMP 1.0, so 256 simple CPUs per board?

## **RAMP** Status

2/1/2006

- ramp.eecs.berkeley.edu
- Sent NSF infrastruture proposal August 2005
- Biweekly teleconferences (since June 05)
- IBM, Sun donating commercial ISA, simple, industrial-strength, CPU + FPU
- Technical report, RAMP Design Language
- RAMP 1/RDL short course/board distribution in Berkeley for 40 people @ 6 schools Jan 06
- 1 Day RAMP retreat with 12 industry visitors
- Berkeley style retreats 6/06, 1/07, 6/07

19







#### Supporters (wrote letters to NSF)

- Gordon Bell (Microsoft)
- Ivo Bolsens (Xilinx CTO)
- Norm Jouppi (HP Labs)
- Bill Kramer (NERSC/LBL)
- Craig Mundie (MS CTO)
- G. Papadopoulos (Sun CTO)
- Justin Rattner (Intel CTO)
- Ivan Sutherland (Sun Fellow)
- Chuck Thacker (Microsoft)
- Kees Vissers (Xilinx)

- Doug Burger (Texas)
- Bill Dally (Stanford)
- Carl Ebeling (Washington)
- Susan Eggers (Washington)
- Steve Keckler (Texas)
- Greg Morrisett (Harvard) •
- Scott Shenker (Berkeley)
- Ion Stoica (Berkelev)
- Kathy Yelick (Berkeley)

#### RAMP Participants: Arvind (MIT), Krste Asanovíc (MIT),

Derek Chiou (Texas), James Hoe (CMU), Christos Kozyrakis (Stanford), Shih-Lien Lu (Intel), Mark Oskin (Washington), David Patterson (Berkeley), Jan Rabaey (Berkeley), and John Wawrzynek (Berkeley)

2/1/2006

#### **Multiprocessing Watering Hole**



Parallel file system Dataflow language/computer Data center in a box Thread scheduling Security enhancements Internet in a box Multiprocessor switch design Router design Compile to FPGA Fault insertion to check dependability Parallel languages

- Killer app: All CS Research, Ind. Advanced Development
- RAMP attracts many communities to shared artifact ⇒ Cross-disciplinary interactions
  - $\Rightarrow$  Accelerate innovation in multiprocessing
- RAMP as next Standard Research Platform? (e.g., VAX/BSD Unix in 1980s)

```
2/1/2006
```

CS252-s06, Lec 05-projects + prereq



22

#### **RAMP Summary**

#### RAMP accelerates HW/SW generations

- Trace anything, Reproduce everything, Tape out every day
- Emulate anything: Massive Multiprocessor, Distributed Computer,....
- Clone to check results (as fast in Berkeley as in Boston?)
- Carpe Diem: Researchers need it ASAP
  - FPGA technology is ready today, and getting better every year
  - Stand on shoulders vs. toes: standardize on design framework, Berkeley effort on FPGA platforms (BEE, BEE2) by Wawrzynek et al
  - Architects get to immediately aid colleagues via gateware
- "Multiprocessor Research Watering Hole" ramp up research in multiprocessing via standard research platform  $\Rightarrow$  hasten sea change from sequential to parallel computing -s06, Lec 05-projects + prereq 24

## CS 252 Projects

- RAMP meetings Wednesdays 3:30-4:30
  - February 1st (today) and February 8 meetings will be held in Alcove 611 (sixth floor - Soda Hall)
  - February 15th May 17th in 380 Soda Hall
  - Big cluster, DP fl. Pt., Software, workload generation, DOS generation, ...
- Other projects from your own research?
- Other ideas:
  - How fast is Niagara (8 CPUs, each 4-way multithreaded); run unpublished benchmarks
  - How fast is Mac on x86 binary translation?

```
CS252-s06, Lec 05-projects + prereq
```

## 4 Papers

- · Read and Send your comments
  - email comments to archanag@cs AND pattrsn@cs by Friday 10PM; posted on Wiki Saturday
- · Read, comment on wiki before class Monday
- Be sure to address:
- B5000 (1961) vs. IBM 360 (1964)
  - What key different architecture decisions did they make?
    - » E.g., data size, floating point size, instruction size, registers, ...
  - Which largely survive to this day in current ISAs? In JVM?
- RISC vs. CISC (1980)
  - What arguments were made for and against RISC and CISC?
  - Which has history settled?



| nstructor:                                                                                                                          | Prof. David Patterson                                    |                                                            |            |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|------------|--|--|
| Office: 635 Soda Hall, pattrsn@eecs, Office Hours: Tue 4-5                                                                          |                                                          |                                                            |            |  |  |
| (or by a                                                                                                                            | appt. Contact Cecilia Pra                                | cher; cpracher@eecs)                                       |            |  |  |
| Г. А:                                                                                                                               | A: Archana Ganapathi, archanag@eecs                      |                                                            |            |  |  |
| Class:                                                                                                                              | M/W, 11:00 - 12:30pm                                     | 203 McLaughlin (and online)                                |            |  |  |
| ext: Computer Architecture: A Quantitative Approach, 4th Edition<br>(Oct, 2006), Beta, distributed free provided report errors      |                                                          |                                                            |            |  |  |
| Viki page :<br>Wed 2/                                                                                                               | vlsi.cs.berkeley.edu/cs2<br>1: Great ISA debate (4 pa    | 252-s06<br>apers) + 30 minute Prerequisite                 | Quiz       |  |  |
| . Amdahl, B<br>of Rese                                                                                                              | laauw, and Brooks, "Archit<br>arch and Development, 8(2) | ecture of the IBM System/360." IBN<br>:87-101, April 1964. | l Journal  |  |  |
| 2. Lonergan 28-32, N                                                                                                                | and King, "Design of the B<br>lay, 1961.                 | 5000 system." <i>Datamation</i> , vol. 7, n                | io. 5, pp. |  |  |
| 5. Patterson and Ditzel, "The case for the reduced instruction set computer."<br>Computer Architecture News, October 1980.          |                                                          |                                                            |            |  |  |
| Clark and Strecker, "Comments on 'the case for the reduced instruction set<br>computer'," Computer Architecture News, October 1980. |                                                          |                                                            |            |  |  |
| 2/1/2006                                                                                                                            | CS252-s06, Lec                                           | 05-projects + prereq                                       | 26         |  |  |



- The American Competitiveness Initiative commits \$5.9 billion in FY 2007, and more than \$136 billion over 10 years, to increase investments in research and development (R&D), strengthen education, and encourage entrepreneurship and innovation.
- NY Times today: "In an echo of President Dwight D. Eisenhower's response after the United States was stunned by the launching of Sputnik in 1957, Mr. Bush called for initiatives to deal with a new threat: intensifying competition from countries like China and India. He proposed a substantial increase in financing for basic science research, called for training 70,000 new high school Advanced Placement teachers and recruiting 30,000 math and science professionals into the nation's classrooms."

2/1/2006

#### **SOTU Transcript**



 [American Competitiveness Initiative: www.whitehouse.gov/news/releases/2006/01/20060131-5.html ]

| 2    | /1 | 12 | 00 | 6  |
|------|----|----|----|----|
| - 41 | 1  | 2  | υu | O. |
|      |    |    |    |    |

CS252-s06, Lec 05-projects + prereq

29

#### **SOTU Transcript**

 "Third, we need to encourage children to take more math and science and to make sure those courses are rigorous enough to compete with other nations. We've made a good start in the early grades with the No Child Left Behind Act, which is raising standards and lifting test scores across our country. Tonight I propose to train 70,000 high school teachers to lead Advanced Placement courses in math and science, bring 30,000 math and science professionals to teach in classrooms and give early help to students who struggle with math, so they have a better chance at good high-wage jobs. If we ensure that America's children succeed in life, they will ensure that America succeeds in the world."

#### **SOTU Transcript**

"First, I propose to double the federal commitment to the most critical basic research programs in the physical sciences over the next 10 years. This funding will support the work of America's most creative minds as they explore promising areas such as nanotechnology and supercomputing and alternative energy sources.

"Second, I propose to make permanent the research and development tax credit to encourage bolder private-sector initiative in technology. With more research in both the public and private sectors, we will improve our quality of life and ensure that America will lead the world in opportunity and innovation for decades to come."

2/1/2006

CS252-s06, Lec 05-projects + prereq



30

#### **SOTU Transcript**

"Preparing our nation to compete in the world is a goal that all of us can share. I urge you to support the American Competitiveness Initiative, and together we will show the world what the American people can achieve."