# **Digital Logic Lab: Guide**

## Objective

In this introduction to CMOS digital logic, you will use commercially available "quad NAND gates" to breadboard the NOT gate and the XOR gate and measure their propagation delays on the oscilloscope.

#### **Commercial NAND Gates**

In this lab, you will construct logic circuits using a DIP-package NAND gate from a family of standard logic ICs. In particular, you will be using the 74HC00, a Quad NAND array (or the Quad NAND IC). You will need more than one IC to construct the XOR function.



NOTE : This is a **TOP VIEW**. A half-circle or small circle indicates where pin 1 is.

Figure 1. The 74HC00

There are 4 NAND gates in one package (see connection diagram above), hence it is named "Quad NAND". Two special symbols require attention. One is the Vcc (pin 14), which provides power to the chip and serves as the high logic level. Vcc can be from +2 to +6V. The other is GND (pin 7), which serves as power return ground as well as the low logic level. Please see the full data sheets for more details.

#### Normal Operation and Absolute Maximum Ratings

Please observe from the data sheets especially the Absolute Maximum Ratings. In particular:

- 1) V<sub>CC</sub> CANNOT BE MADE NEGATIVE of ground
- 2) inputs A and B CANNOT BE MADE NEGATIVE of ground
- 3) inputs are NOT ALLOWED TO EXCEED V<sub>CC</sub>

The latter caution is somewhat subtle and particularly easy to violate (burning out the chip). For example if you are studying normal operation at 5V you may be tempted to use logic levels of 0 and 5 V at the inputs. Now if you turn down  $V_{CC}$  and you continue to drive the inputs with a 5V logic signals, you will violate rule 3!!!! THEREFORE BE CAREFUL TO NEVER DRIVE THE INPUTS WITH VOLTAGES EXCEEDING  $V_{CC}$ .

Another feature to note from the data sheets is the dependence of the gate delay performance on  $V_{CC}$ . "Nominal worst case" operation is at  $V_{CC} = 4.5V$  (because that is the lower end of the nominal power supply range of 5V +/- 10%). But these devices are also designed to work at much lower values of  $V_{CC}$ , down to 2V. This provides a great opportunity to observe gate delays in a regime where they are very easy to measure.

# Chain of inverters

Before studying an XOR gate constructed from NAND gates, we want you to first study a much simpler circuit: a chain of inverters (NOT gates). We suggest making the inverters by wiring one of the NAND inputs to logic 1. This gives the input signal a load of only one gate input. On your lab report draw the breadboard diagram of the chain of inverters constructed using one 74HC00. Include the top view of the 74HC00 plugged into your prototype board and the wiring used to complete the circuit. Whenever using IC's, all input pins should be defined, not floating. Here, we will be using every pin on the package. In this diagram you can show the internal wiring of the breadboard explicitly. Verify the static operation of the chain of inverters.

#### **Propagation Delay of Inverter Chain**

Measure the delay of 4 inverters, 3 inverters, two inverters and a single inverter using the oscilloscope. (To do this you use the square wave generator to drive the input and to trigger the scope. Set the scope Main Delay time reference to left. You can use the cursors to measure the gate delay. For example to measure the gate delay through gate 3 you measure the time between when the input reaches 50% ( $0.5*V_{CC}$ ) and the time the output reaches 50%.) Repeat for  $V_{CC} = 5V$ , 2V. Assuming that the probe disturbs the delay (by adding capacitance), you can estimate this disturbance from the measurements above. In particular, the difference between 1 gate and 3 gates represents two times the average gate delay.

$$\tau_{propagationdelay} = \frac{\tau_{low-to-high} + \tau_{high-to-low}}{2}$$

#### The XOR Function

In the prelab you showed the NAND realization of the XOR function. Although this may not be an "optimal" design it will work and it will have at most 3 gate delays (one inverter and two NAND delays). On your lab report draw the layout on your prototype board of an XOR circuit using two 74HC00 packages. Show all wires including the "hidden" wires in the prototype board. You will of course use 5 NAND gates plus one more to act as the load on the output. (Show this one too in your circuit). Short the inputs on the two unused NAND gates to ground and leave the outputs open. Construct the XOR circuit, and verify its static operation. Fill out the truth table on your lab report. Show the circuit to your TA and show proper static logic functionality.

#### **Propagation Delay of the XOR**

Now it's time to measure the dynamic performance of the XOR circuit. You have loaded the output with a spare NAND gate input so that in the following you are measuring the delay of an XOR gate with fanout of 1. Measure the XOR delay at 5V and repeat for 2V.

# AGAIN: THE INPUT LOGIC VOLTAGE CANNOT EXCEED V<sub>CC</sub> !!!

Use the same technique as in the inverter chain. The square wave generator is the pulse source and the scope as instrument to measure the 50% point that defines the logic delay.

#### More fun: Using the digital logic analyzer on the oscilloscope

If there is time, ask your TA to show you how to use the oscilloscope in the logic analyzer mode to measure gate delay. Comment on the ease of using this mode compared to the basic visual mode. Note that you should change the threshold manually to half of the power supply voltage. Then you should easily be able to measure the delay, although the time resolution of this logic analyzer is not as good as that of the oscilloscope.

# More fun: Using LEDs to see digital logic states

To detect the logic level of a given circuit node one can of course use a voltmeter or scope. But for static measurements it is attractive to have a simple visual indicator. You can build such a logic probe using an LED in series with a resistor. Note that the LED is a diode with a polarity and is meant to conduct electrons and emit light in one direction. The amount of current you need (typically from 1 to 10 mA) to be able to clearly see the LED light depends on the LED efficiency. The high current end is limited by the source capability of the NAND gate output, which is about 10mA at 5V. Assuming a diode drop of about 1.6V to 1.8V, a resistor in the range of 300 ohms may be adequate for the full voltage range, but you must test your detector for correct operation and adequate LED brightness over the range 2V to 5V. WARNING: YOU CAN DAMAGE both the LED and the logic chip if you have too low a resistance. In no case use less than 200 ohms.

