# inst.eecs.berkeley.edu/~cs61c CS61C : Machine Structures

#### Lecture #23 Virtual Memory

CPS 2005-11-21

There is one handout today at the front and back of the room!

Lecturer PSOE, new dad Dan Garcia

www.cs.berkeley.edu/~ddgarcia

IBM reveals Cell processor  $\Rightarrow$ 

One Power Processing Elt, (update of PowerPC), eight "Synergistic Processing Element" (SPE) cores. External chip BW is 76.8GB/s, 10x faster than any other chip; DRAM BW 25.6GB/s





www.popsci.com/popsci/whatsnew/4df68ca927d05010vgnvcm1000004eecbccdrcrd.html CS61C L23 Virtual Memory (1) Garcia, Fall 2005 © UCB

#### **Cache Review**

- Caches are NOT mandatory:
  - Processor performs arithmetic, memory stores data
  - Caches simply make data transfers go faster
- Each Memory Hiererarchy level subset of next higher level
- Caches speed up due to temporal locality: store data used recently
- Block size > 1 wd spatial locality speedup: Store words next to the ones used recently
- Cache design choices:
  - size of cache: speed v. capacity
  - direct-mapped v. associative
  - choice of N for N-way set assoc
  - block replacement policy
  - 2<sup>nd</sup> level cache? 3<sup>rd</sup> level cache?
  - Write through v. write back?

• Use performance model to pick between choices, depending on programs, technology, budget, ... CS61C L23 Virtual Memory (3)



#### **Memory Hierarchy Requirements**

- If Principle of Locality allows caches to offer (close to) speed of cache memory with size of DRAM memory, then recursively why not use at next level to give speed of DRAM memory, size of Disk memory?
- While we're at it, what other things do we need from our memory system?



#### **Memory Hierarchy Requirements**

- Share memory between multiple processes but still provide protection – don't let one program read/write memory from another
- Address space give each program the illusion that it has its own private memory
  - Suppose code starts at address 0x40000000. But different processes have different code, both residing at the same address. So each program has a different view of memory.



- Called "<u>Virtual Memory</u>"
- Also allows OS to share memory, protect programs from each other
- Today, more important for protection vs. just another level of memory hierarchy
- Each process thinks it has all the memory to itself
- Historically, it predates caches



### **Virtual to Physical Addr. Translation**



- Each program operates in its own virtual address space; ~only program running
- Each is protected from the other
- OS can decide where each goes in memory
- Hardware (HW) provides virtual 
   physical mapping



# Analogy

- Book title like virtual address
- Library of Congress call number like physical address
- Card catalogue like page table, mapping from book title to call #
- On card for book, in local library vs. in another branch like valid bit indicating in main memory vs. on disk
- On card, available for 2-hour in library use (vs. 2-week checkout) like access rights



#### Simple Example: Base and Bound Reg





CS61C L23 Virtual Memory (11)





## **Virtual Memory Mapping Function**

- Cannot have simple function to predict arbitrary mapping
- Use table lookup of mappings

Page Number | Offset

- Use table lookup ("<u>Page Table</u>") for mappings: Page number is index
- Virtual Memory Mapping Function
  - Physical Offset = Virtual Offset
  - Physical Page Number
     = PageTable[Virtual Page Number]



(P.P.N. also called "Page Frame")

#### **Address Mapping: Page Table**



Page Table located in physical memory

CS61C L23 Virtual Memory (14)

## Page Table

- A page table is an operating system structure which contains the mapping of virtual addresses to physical locations
  - There are several different ways, all up to the operating system, to keep this data around
- Each process running in the operating system has its own page table
  - "<u>State</u>" of process is PC, all registers, plus page table
  - OS changes page tables by changing contents of Page Table Base Register



#### **Requirements revisited**

- Remember the motivation for VM:
- Sharing memory with protection
  - Different physical pages can be allocated to different processes (sharing)
  - A process can only touch pages in its own page table (protection)
- Separate address spaces
  - Since programs work only with virtual addresses, different programs can have different data/code at the same address!



## Page Table Entry (PTE) Format

- Contains either Physical Page Number or indication not in Main Memory
- OS maps to disk if Not Valid (V = 0)



• If valid, also check if have permission to use page: <u>Access Rights</u> (A.R.) may be Read Only, Read/Write, Executable



#### **Paging/Virtual Memory Multiple Processes**



# **Comparing the 2 levels of hierarchy**

- Cache VersionVirtual Memory vers.Block or LinePage
- Miss Page Fault
- Block Size: 32-64B Page Size: 4K-8KB
- Placement: Fully Associative Direct Mapped, N-way Set Associative
- Replacement:Least Recently UsedLRU or Random(LRU)

Write Thru or Back Write Back



#### Notes on Page Table

- Solves Fragmentation problem: all chunks same size, so all holes can be used
- OS must reserve "<u>Swap Space</u>" on disk for each process
- To grow a process, ask Operating System
  - If unused pages, OS uses them first
  - If not, OS swaps some old pages to disk
  - (Least Recently Used to pick pages to swap)
- Each process has own Page Table
- Will add details, but Page Table is essence of Virtual Memory



#### Why would a process need to "grow"?

- A program's *address* 
  - stack: local variables, grows downward
  - heap: space requested for pointers via malloc(); resizes dynamically, grows upward
  - static data: variables declared outside main, does not grow or shrink ~ 0<sub>he</sub>
  - code: loaded when program starts, does not change

CS61C L23 Virtual Memory (21)



For now, OS somehow prevents accesses between stack and heap (gray hash lines).

#### Administrivia

- Dan's wed OH moved to Tu @ 1pm
- Project 4 is out, due next Fri: GUI Cache sim
- Labs this week are take-home
  - You can get checked off in a later lab
- Wed lecture cancelled (don't show up)
  - Instead we'll put up a recorded webcast by Prof. Patterson so you can spend time with your family. You're responsible for the content!
  - Webcast and Notes synchronized! wla.berkeley.edu/videosmildemo2/patterson.ram
  - Just the Webcast rtsp://webcast.berkeley.edu:554/bibs/older1/f2001/cs3/20020506.rm
  - Just the Notes: inst.eecs.berkeley.edu/~wla/dave patterson.pdf
  - Don Corleone (from "The Godfather"):

"Do you spend time with your family? Good. Because a man that doesn't spend time with his family can never be a real man."

CS61C L23 Virtual Memory (22)

#### **Virtual Memory Problem #1**

- Map every address ⇒ 1 indirection via Page Table in memory per virtual address ⇒ 1 virtual memory accesses = 2 physical memory accesses ⇒ SLOW!
- Observation: since locality in pages of data, there must be locality in <u>virtual</u> <u>address translations</u> of those pages
- Since small is fast, why not use a small cache of virtual to physical address translations to make translation fast?
- For historical reasons, cache is called a <u>Translation Lookaside Buffer</u>, or <u>TLB</u>

#### **Translation Look-Aside Buffers (TLBs)**

- •TLBs usually small, typically 128 256 entries
- Like any other cache, the TLB can be direct mapped, set associative, or fully associative



On TLB miss, get page table entry from main memory Garcia, Fall 2005 © UCB

#### **Address Translation**

#### **Virtual Address**



## **Typical TLB Format**

| Physical<br>Address | Ref | Valid | Access<br>Rights |
|---------------------|-----|-------|------------------|
|                     |     |       |                  |

- TLB just a cache on the page table mappings
- TLB access time comparable to cache (much less than main memory access time)
- <u>Dirty</u>: since use write back, need to know whether or not to write page to disk when replaced
   <u>Ref</u>: Used to help calculate LRU on replacement
- Cleared by OS periodically, then checked to see if page was referenced
   Garcia, Fall 2005 © UCB

- Option 1: Hardware checks page table and loads new Page Table Entry into TLB
- Option 2: Hardware traps to OS, up to OS to decide what to do
  - MIPS follows Option 2: Hardware knows nothing about page table



#### What if the data is on disk?

- We load the page off the disk into a free block of memory, using a DMA (Direct Memory Access – very fast!) transfer
  - Meantime we switch to some other process waiting to be run
- When the DMA is complete, we get an interrupt and update the process's page table
  - ...so when we switch back to the task, the desired data will be in memory



## What if we don't have enough memory?

- We chose some other page belonging to a program and transfer it onto the disk if it is dirty
  - If clean (disk copy is up-to-date), just overwrite that data in memory
  - We chose the page to evict based on replacement policy (e.g., LRU)
- And update that program's page table to reflect the fact that its memory moved somewhere else

 If continuously swap between disk and memory, called Thrashing



- A. Locality is important yet different for cache and virtual memory (VM): temporal locality for caches but spatial locality for VM
- B. Cache management is done by hardware (HW), page table management by the operating system (OS), but TLB management is either by HW or OS

```
C. VM helps both with security and cost
CS61C L23 Virtual Memory (30)
```

# Peer Instruction (1/3)

• 40-bit virtual address, 16 KB page

|                                             | Virtual Page Number (? bits)  | Page Offset (? bits) |  |  |  |  |
|---------------------------------------------|-------------------------------|----------------------|--|--|--|--|
| <ul> <li>36-bit physical address</li> </ul> |                               |                      |  |  |  |  |
| E                                           | Physical Page Number (? bits) | Page Offset (? bits) |  |  |  |  |

- Number of bits in Virtual Page Number/ Page offset, Physical Page Number/Page offset?
  - 1: 22/18 (VPN/PO), 22/14 (PPN/PO)
  - 2: 24/16, 20/16
  - 3: 26/14, 22/14
  - 4: 26/14, 26/10 5: 28/12, 24/12



# **Peer Instruction (1/3) Answer**

•40- bit virtual address, 16 KB (2<sup>14</sup> B)

Virtual Page Number (26 bits) P

Page Offset (14 bits)

• 36- bit physical address, 16 KB (2<sup>14</sup> B)

Physical Page Number (22 bits)Page Offset (14 bits)

Number of bits in Virtual Page Number/ Page offset, Physical Page Number/Page offset?

1: 22/18 (VPN/PO), 22/14 (PPN/PO)
 2: 24/16, 20/16
 3: 26/14, 22/14
 4: 26/14, 26/10
 5: 28/12, 24/12



Peer Instruction (2/3): 40b VA, 36b PA
• 2-way set-assoc. TLB, 256 "slots", 40b VA:

TLB Tag (? bits)TLB Index (? bits)Page Offset (14 bits)

• TLB Entry: Valid bit, Dirty bit, Access Control (say 2 bits), Virtual Page Number, Physical Page Number

VDAccess (2 bits)TLB Tag (? bits)Physical Page No. (? bits)

- Number of bits in TLB Tag / Index / Entry? 1: 12 / 14 / 38 (TLB Tag / Index / Entry)
  - 2: 14/38 (ILB rag/ma) 2: 14/12/403: 18/8/44
    - 4: 18/ 8/58



#### **Peer Instruction (2/3) Answer**

 2-way set-assoc data cache, 256 (2<sup>8</sup>) "slots", 2 TLB entries per slot => 8 bit index





2-way set-assoc, 64KB data cache, 64B block

Cache Tag (? bits) Cache Index (? bits) Block Offset (? bits)

**Physical Page Address (36 bits)** 

 Data Cache Entry: Valid bit, Dirty bit, Cache tag + ? bits of Data

**V** D Cache Tag (? bits)

Cache Data (? bits)

- Number of bits in Data cache Tag / Index / Offset / Entry?
  - 1: 12 / 9 / 14 / 87 (Tag/Index/Offset/Entry) 2: 20 / 10 / 6 / 86 3: 20 / 10 / 6 / 534 4: 21 / 9 / 6 / 87 5: 21 / 9 / 6 / 535



#### **Peer Instruction (3/3) Answer**

 2-way set-assoc data cache, 64K/1K (2<sup>10</sup>) "slots", 2 entries per slot => 9 bit index

Cache Tag (21 bits) Cache Index (9 bits) Block Offset (6 bits)

Physical Page Address (36 bits)

 Data Cache Entry: Valid bit, Dirty bit, Cache tag + 64 Bytes of Data

V D Cache Tag (21 bits)

Cache Data (64 Bytes = 512 bits)

1: 12/ 9/14/87 (Tag/Index/Offset/Entry) 2: 20/10/ 6/86 3: 20/10/ 6/534 4: 21/ 9/ 6/87 5: 21/ 9/ 6/535

#### And in conclusion...

- Manage memory to disk? Treat as cache
  - Included protection as bonus, now critical
  - Use Page Table of mappings for each user vs. tag/data in cache
  - TLB is cache of Virtual⇒Physical addr trans
- Virtual Memory allows protected sharing of memory between processes
- Spatial Locality means Working Set of Pages is all that must be in memory for process to run fairly well



# **BONUS I 4 Qs for any Memory Hierarchy**

- Q1: Where can a block be placed?
  - One place (direct mapped)
  - A few places (set associative)
  - Any place (fully associative)
- Q2: How is a block found?
  - Indexing (as in a direct-mapped cache)
  - Limited search (as in a set-associative cache)
  - Full search (as in a fully associative cache)
  - Separate lookup table (as in a page table)
- Q3: Which block is replaced on a miss?
  - Least recently used (LRU)
  - Random
- Q4: How are writes handled?
  - Write through (Level never inconsistent w/lower)
  - Write back (Could be "dirty", must have dirty bit)



**BONUS | Q1: Where block placed in upper level?** 

# • Block 12 placed in 8 block cache:

- Fully associative
- Direct mapped
- 2-way set associative
  - Set Associative Mapping = Block # Mod # of Sets



Fully associative: block 12 can go anywhere



Direct mapped: block 12 can go only into block 4 (12 mod 8) Block 0 1 2 3 4 5 6 7 no. Set Set Set Set 0 1 2 3 Set associative: block 12 can go anywhere in set 0 (12 mod 4)



### **BONUS | Q2: How is a block found in upper level?**



- Direct indexing (using index and block offset), tag compares, or combination
- Increasing associativity shrinks index, expands tag



**BONUS | Q3: Which block replaced on a miss?** 

- •Easy for Direct Mapped
- •Set Associative or Fully Associative:
  - Random
  - LRU (Least Recently Used)



#### **BONUS | Q4: What to do on a write hit?**

## Write-through

- update the word in cache block and corresponding word in memory
- Write-back
  - update word in cache block
  - allow memory word to be "stale"
  - => add 'dirty' bit to each line indicating that memory be updated when block is replaced
  - => OS flushes cache before I/O !!!
- Performance trade-offs?
  - WT: read misses cannot result in writes



### **BONUS | Three Advantages of Virtual Memory**

## 1) Translation:

- Program can be given consistent view of memory, even though physical memory is scrambled
- Makes multiple processes reasonable
- Only the most important part of program ("<u>Working Set</u>") must be in physical memory
- Contiguous structures (like stacks) use only as much physical memory as necessary yet still grow later



### **BONUS | Three Advantages of Virtual Memory**

# 2) Protection:

- Different processes protected from each other
- Different pages can be given special behavior
  - (Read Only, Invisible to user programs, etc).
- Kernel data protected from User programs
- Very important for protection from malicious programs ⇒ Far more "viruses" under Microsoft Windows
- Special Mode in processor ("Kernel mode") allows processor to change page table/TLB

# 3) Sharing:

 Can map same physical page to multiple users ("Shared memory")



**BONUS | Why Translation Lookaside Buffer (TLB)?** 

- Paging is most popular implementation of virtual memory (vs. base/bounds)
- Every paged virtual memory access must be checked against Entry of Page Table in memory to provide protection
- Cache of Page Table Entries (TLB) makes address translation possible without memory access in common case to make fast



# **BONUS | Virtual Memory Overview (1/4)**

## • User program view of memory:

- Contiguous
- Start from some set address
- Infinitely large
- Is the only running program
- Reality:
  - Non-contiguous
  - Start wherever available memory is
  - Finite size
  - Many programs running at a time



# **BONUS | Virtual Memory Overview (2/4)**

- Virtual memory provides:
  - illusion of contiguous memory
  - all programs starting at same set address
  - illusion of ~ infinite memory (2<sup>32</sup> or 2<sup>64</sup> bytes)
  - protection



## **BONUS | Virtual Memory Overview (3/4)**

## • Implementation:

- Divide memory into "chunks" (pages)
- Operating system controls page table that maps virtual addresses into physical addresses
- Think of memory as a cache for disk
- TLB is a cache for the page table



# **BONUS | Virtual Memory Overview (4/4)**

## • Let's say we're fetching some data:

- Check TLB (input: VPN, output: PPN)
  - hit: fetch translation
  - miss: check page table (in memory)
    - Page table hit: fetch translation
    - Page table miss: page fault, fetch page from disk to memory, return translation to TLB
- Check cache (input: PPN, output: data)
  - hit: return value
  - miss: fetch value from memory

